基于双线性插值算法的缩放IP核设计
    点此下载全文
引用本文:邹学瑜,刘昌禄,胡敬营.基于双线性插值算法的缩放IP核设计[J].计算技术与自动化,2017,(1):113-117
摘要点击次数: 1218
全文下载次数: 0
作者单位
邹学瑜,刘昌禄,胡敬营 (江苏自动化研究所连云港222006) 
中文摘要:设计了基于双线性插值算法的IP核,通过减少乘法器数量,优化了对该算法的实现。针对一般的双行缓冲器不能满足高实时显示要求,及帧存储器成本高且还需另外进行帧存储器的控制逻辑设计的缺点,设计了一个RAM FIFO的缓冲阵列,利用多个RAM存储器保证图像数据存储和时序性控制,它能够有效进行数据缓冲。最后给出了设计的时序仿真,进行结果验证后得到缩放的图像质量较好。通过和已有IP核进行对比,得出绝对平均误差非常小。
中文关键词:图像缩放  Scaler IP核  双线性插值算法  RAM FIFO
 
Scaler IP Core Design Based on Bilinear Interpolation Algorithm
Abstract:This thesis designed an IP core based on bilinear interpolation algorithm. By decreasing the number of multiplers, this design optimized the implementation of the algorithm. The general two line buffer has the following drawbacks: not satisfying the quest of high real-time quality, high cost of frame memory and need of logic control for frame memory. So, this thesis designed a data buffer array called RAM FIFO. This thesis used multiple RAM to ensure the control of time-ordered and to save correctly the data of picture, which can make the data buffer more effective. At last, the time-ordered simulation of the design and the test result were introduced. The quality of resizing pictures is good. Comparing this IP core with the existed one, the Mean Absolute Error is very small.
keywords:picture resizing  scaler IP core  bilinear interpolation algorithm  RAM FIFO
查看全文   查看/发表评论   下载pdf阅读器